Warning: mysql_fetch_array() expects parameter 1 to be resource, boolean given in /home/newdedyk/domains/bkmanuals.com/public_html/includes/pages/manual_inc.php on line 26
Texas Instruments SLVU013 manuale d’uso - BKManuals

Texas Instruments SLVU013 manuale d’uso

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64

Vai alla pagina of

Un buon manuale d’uso

Le regole impongono al rivenditore l'obbligo di fornire all'acquirente, insieme alle merci, il manuale d’uso Texas Instruments SLVU013. La mancanza del manuale d’uso o le informazioni errate fornite al consumatore sono la base di una denuncia in caso di inosservanza del dispositivo con il contratto. Secondo la legge, l’inclusione del manuale d’uso in una forma diversa da quella cartacea è permessa, che viene spesso utilizzato recentemente, includendo una forma grafica o elettronica Texas Instruments SLVU013 o video didattici per gli utenti. La condizione è il suo carattere leggibile e comprensibile.

Che cosa è il manuale d’uso?

La parola deriva dal latino "instructio", cioè organizzare. Così, il manuale d’uso Texas Instruments SLVU013 descrive le fasi del procedimento. Lo scopo del manuale d’uso è istruire, facilitare lo avviamento, l'uso di attrezzature o l’esecuzione di determinate azioni. Il manuale è una raccolta di informazioni sull'oggetto/servizio, un suggerimento.

Purtroppo, pochi utenti prendono il tempo di leggere il manuale d’uso, e un buono manuale non solo permette di conoscere una serie di funzionalità aggiuntive del dispositivo acquistato, ma anche evitare la maggioranza dei guasti.

Quindi cosa dovrebbe contenere il manuale perfetto?

Innanzitutto, il manuale d’uso Texas Instruments SLVU013 dovrebbe contenere:
- informazioni sui dati tecnici del dispositivo Texas Instruments SLVU013
- nome del fabbricante e anno di fabbricazione Texas Instruments SLVU013
- istruzioni per l'uso, la regolazione e la manutenzione delle attrezzature Texas Instruments SLVU013
- segnaletica di sicurezza e certificati che confermano la conformità con le norme pertinenti

Perché non leggiamo i manuali d’uso?

Generalmente questo è dovuto alla mancanza di tempo e certezza per quanto riguarda la funzionalità specifica delle attrezzature acquistate. Purtroppo, la connessione e l’avvio Texas Instruments SLVU013 non sono sufficienti. Questo manuale contiene una serie di linee guida per funzionalità specifiche, la sicurezza, metodi di manutenzione (anche i mezzi che dovrebbero essere usati), eventuali difetti Texas Instruments SLVU013 e modi per risolvere i problemi più comuni durante l'uso. Infine, il manuale contiene le coordinate del servizio Texas Instruments in assenza dell'efficacia delle soluzioni proposte. Attualmente, i manuali d’uso sotto forma di animazioni interessanti e video didattici che sono migliori che la brochure suscitano un interesse considerevole. Questo tipo di manuale permette all'utente di visualizzare tutto il video didattico senza saltare le specifiche e complicate descrizioni tecniche Texas Instruments SLVU013, come nel caso della versione cartacea.

Perché leggere il manuale d’uso?

Prima di tutto, contiene la risposta sulla struttura, le possibilità del dispositivo Texas Instruments SLVU013, l'uso di vari accessori ed una serie di informazioni per sfruttare totalmente tutte le caratteristiche e servizi.

Dopo l'acquisto di successo di attrezzature/dispositivo, prendere un momento per familiarizzare con tutte le parti del manuale d'uso Texas Instruments SLVU013. Attualmente, sono preparati con cura e tradotti per essere comprensibili non solo per gli utenti, ma per svolgere la loro funzione di base di informazioni e di aiuto.

Sommario del manuale d’uso

  • Pagina 1

               June 1999 Mixed-Signal Linear Products User ’ s Guide SL VU013[...]

  • Pagina 2

    IMPORT ANT NOTICE T exas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify , before placing orders, that information being relied on is current and complete. All product[...]

  • Pagina 3

    Information About Cautions and Warnings iii Read This First Preface Read This First About This Manual This user ’ s guide describes techniques for designing synchronous buck converters using TI’s SL VP1 1 1 1–1 14 evaluation modules (EVM) and TPS56xx ripple regulator controllers. How to Use This Manual This document contains the following cha[...]

  • Pagina 4

    T rademarks iv Related Documentation From T exas Instruments  Synchronous Buck Converter Design Using TPS56xx Controllers in SL VP10x EVMs User ’s Guide (literature number SL VU007).  TPS56xx data sheet (literature number SL VS177A)  Designer ’s Notebook The TPS56xx Family of Power Supply Controllers (literature number SL VT140A)  D[...]

  • Pagina 5

    Running Title—Attribute Reference v Chapter Title—Attribute Reference Contents 1 Introduction 1-1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.1 Synchronous Buck Regulator Operation 1-2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .[...]

  • Pagina 6

    Running Title—Attribute Reference vi Figures 1–1 Simplified Synchronous Buck Converter Schematic 1-2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1–2 Simplified Hysteretic Controlled Output V oltage W aveform 1-3 . . . . . . . . . . . . . . . . . . . . . . . . . . 1–3 SL VP1 1 1–1 14 EVM Converter Schematic Diagram 1-7 [...]

  • Pagina 7

    Running Title—Attribute Reference vii Contents 3–27 SL VP1 13 Measured Start-Up (V IN ) W aveforms 3-19 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3–28 SL VP1 13 Measured Load T ransient Waveforms 3-20 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3–29 SL VP1 14 Measured Load Regulation 3-20 [...]

  • Pagina 8

    viii[...]

  • Pagina 9

    1-1 Introduction Introduction The SL VP1 1 1/1 12/1 13/1 14 evaluation modules (EVMs) have been designed and tested using the TPS56xx hysteretic controllers. These boards are synchronous dc-dc buck converters with fixed output voltages of 3.3 V , 2.5 V , 1.8 V and 1.5 V respectively . They use only surface mount components and are design examples o[...]

  • Pagina 10

    Synchronous Buck Regulator Operation 1-2 1.1 Synchronous Buck Regulator Operation The synchronous buck converter is a variation of the traditional buck converter . The main switching device is usually a power MOSFET and is driven in the same manner as in a traditional buck converter . The freewheeling rectifier , usually a Schottky device, is repla[...]

  • Pagina 11

    Hysteretic Control Operation 1-3 Introduction 1.2 Hysteretic Control Operation Hysteretic control, also called bang-bang control or ripple regulator control, maintains the output voltage within the hysteresis band centered about the internal reference voltage. Figure 1–2 shows a simplified example of a hysteretic controlled output voltage using t[...]

  • Pagina 12

    Design Strategy 1-4 1.3 Design Strategy The SL VP1 1 1–1 14 evaluation modules (EVMs) are optimized for 5-V main input voltage and 6-A output current. The EVMs need an additional low current 12-V (30 mA max) input voltage for the controller . TI’s application report, Providing a DSP Power Solution from 5 V or 3.3 V Only Systems , TI literature [...]

  • Pagina 13

    Design Specification Summary 1-5 Introduction 1.4 Design Specification Summary This section summarizes the design requirements of the EVM converters. Although every attempt was made to accurately describe the performance of the EVM converters and the TPS56xx controllers, in case of conflicts, the TPS56xx data sheet takes precedence over this docume[...]

  • Pagina 14

    Design Specification Summary 1-6 T able 1–2. EVM Converter Operating Specifications (Continued) Specification Min Ty p Max Units Output ripple || SL VP1 1 1 (3.3 V) SL VP1 12 (2.5 V) SL VP1 13 (1.8 V) SL VP1 14 (1.5 V) 66 50 36 30 mV p–p mV p–p mV p–p mV p–p Efficiency , 6 A load SL VP1 1 1 (3.3 V) SL VP1 12 (2.5 V) SL VP1 13 (1.8 V) SL V[...]

  • Pagina 15

    Schematic 1-7 Introduction 1.5 Schematic Figure 1–3 shows the EVM converter schematic diagram. The schematic diagrams for the other EVM converters are identical except for the controller IC used. Figure 1–3. SL VP1 1 1–1 14 EVM Converter Schematic Diagram IOUT AGND2 OCP VHYST VREFB VSENSE ANAGND SLOWST BIAS LODRV LOHIB DRVGND LOWDR DRV PWRGD [...]

  • Pagina 16

    Bill of Materials 1-8 1.6 Bill of Materials T able 1–3 lists materials required for the SL VP1 1 1–1 14 EVMs. T able 1–3. SL VP1 1 1–1 14 EVMs Bill of Materials Ref Des Part Number Description MFG C1 10TP A33M Capacitor , POSCAP , 33 µ F , 10 V , 20% Sanyo C2 6TPB150M Capacitor , POSCAP , 150 µ F , 6.3 V , 20% Sanyo C3 6TPB150M Capacitor [...]

  • Pagina 17

    Bill of Materials 1-9 Introduction T able 1–3. SL VP1 1 1–1 14 EVMs Bill of Materials (Continued) Ref Des Part Number Description MFG R7 Std Resistor , Chip, 1 k Ω , 1/16W , 5% R8 Std Resistor , Chip, 100 Ω , 1/16W , 1% R9 Std Resistor , Chip, 1 1 k Ω , 1/16W , 5% R10 Std Resistor , Chip, 100 Ω , 1/16W , 1% R1 1 Std Resistor , Chip, 20 [...]

  • Pagina 18

    Board Layout 1-10 1.7 Board Layout Figures 1–4 through 1–7 show the board layouts for the SL VP1 1 1–1 14 evaluation modules. Figure 1–4. T op Assembly T op Assembly Figure 1–5. Bottom Assembly (T op View) Bottom Assembly (T op V iew) Figure 1–6. T op Layer T op Layer[...]

  • Pagina 19

    Board Layout 1-1 1 Introduction Figure 1–7. Bottom Layer (T op VIew) Bottom Layer (T op View)[...]

  • Pagina 20

    1-12[...]

  • Pagina 21

    2-1 Design Procedure Design Procedure The SL VP1 1 1–1 14 are dc-dc synchronous buck converter evaluation modules (EVMs) that provide a regulated output voltage at up to 6 A with a power input voltage range of 4.5 V to 6 V . A low power 12-V , 20-mA source is also required to power the TPS56xx controller . The controller operates at a nominal fre[...]

  • Pagina 22

    TPS56xx Functions 2-2 2.1 TPS56xx Functions The functional block diagram of the TPS56xx family of controllers is given in Figure 2–1. The controller has the following main features:  ± 1% reference over 0 ° C to125 ° C junction temperature range.  Synchronous-buck gate drivers with adaptive deadtime control  High-side MOSFET driver vo[...]

  • Pagina 23

    TPS56xx Functions 2-3 Design Procedure Figure 2–1. TPS56xx Functional Block Diagram INHIBIT OCP SLOWST IOUT BIAS DRV BOOT HIGHDR BOOTLO LOWDR DRVGND HISENSE IOUTLO LOSENSE PWRGD ANAGND CC V VREFB AGND2 VSENSE VHYST LODRV LOHIB _ + 2 V 10 V UVLO V CC 22 3 8 25 4 6 1 1 1 0 15 7 28 20 21 19 1 9 14 16 17 18 13 12 _ + Deglitch 100mV VOVP 1.15 VREF VSE[...]

  • Pagina 24

    TPS56xx Functions 2-4 2.1.2 Inhibit The inhibit circuit is a comparator with a 2.1-V start voltage and a 100-mV hysteresis. When inhibit is low , the output drivers are low and the slowstart capacitor is discharged. When inhibit is above the start threshold, the short across the slowstart capacitor is released and normal operation begins. When the [...]

  • Pagina 25

    TPS56xx Functions 2-5 Design Procedure R VREFB + 3.3 V 165 m A + 20 k W This value is used to determine the values of R10 and R14 that set the hysteresis level. The equations above can be used to derive a simplified relationship for the slowstart time as shown: t SLOWSTART + 5 C SLOWSTART R VREFB V O start-up waveforms for different reference volta[...]

  • Pagina 26

    TPS56xx Functions 2-6 Note that V del is independent of the output voltage. T o calculate V del for this example design, use the component measurements given in Section 2.2.4.2. They are repeated here for convenience: L = 1.5 µ H ESR = 10 m Ω T del = 400 ns Now calculate V del : V del + 5 1.5 10 – 6 400 10 – 9 10 10 – 3 + 13.3 mV Since V d[...]

  • Pagina 27

    TPS56xx Functions 2-7 Design Procedure 2.1.5 Noise Suppression Hysteretic regulators, by nature, have a fast response time to V O transients and are thus inherently noise sensitive due to the very high bandwidth of the controller . Noise suppression circuits were added to the TPS56xx to improve the noise immunity , as shown in Figure 2–2. Interna[...]

  • Pagina 28

    TPS56xx Functions 2-8 Figure 1–3). This arrangement improves efficiency over solutions having a separate current sensing resistor . The drain of the high-side MOSFET is connected to HISENSE (pin 19). The source of the high-side MOSFET is connected to LOSENSE (pin 20). When the high-side MOSFET is on, a TPS56xx internal switch is also on and sampl[...]

  • Pagina 29

    TPS56xx Functions 2-9 Design Procedure resistor-divider network is designed so that the voltage applied to OCP is 100 mV for the desired output current limit point. If the voltage on OCP exceeds 100 mV , a fault latch is set and the output drivers are turned off. The latch remains set until VCC (pin 15) goes below the undervoltage lockout value. Th[...]

  • Pagina 30

    TPS56xx Functions 2-10 An alternate current sensing scheme is to insert a current sense resistor in series with the drain of Q1. Higher accuracy may be obtained at the expense of lower efficiency . 2.1.7 Overvoltage Protection If V O exceeds V ref by 15%, a fault latch is set and the output gate drivers are turned off. The latch remains set until V[...]

  • Pagina 31

    TPS56xx Functions 2-1 1 Design Procedure Figure 2–4. Gate Driver Block Diagram Level Shifter/ Predriver M1 45 Ω M2 5 Ω BOOT HIGHDR C4 BOOTLO Highside Driver Predriver M3 45 Ω M4 5 Ω LOWDR DRVGND Lowside Driver L2 V phase C2 VO V in C1 L1 C3 DRV 8 V Drive Regulator Adaptive Deadtime Control LOWDR V REF V CC 12 V R2 R1 C5 TPS56xx Synchronou[...]

  • Pagina 32

    TPS56xx Functions 2-12 Figure 2–5. I–V Characteristic Curve for Low-Side Gate Drivers Driver Output V oltage – 1 V/div Driver Sink Current – 0.5 A/div The high-side gate driver is a bootstrap configuration with an internally integrated Schottky bootstrap diode. The voltage rating of the BOOT pin to DRVGND is 30 V . The gate drivers are bias[...]

  • Pagina 33

    TPS56xx Functions 2-13 Design Procedure LOHIB (pin 1 1) is an inhibit input for the low-side MOSFET driver . This input has to be logic low before the low-side MOSFET is allowed to be turned on, i.e., a logic high on LOHIB prevents the low-side MOSFET driver from turning on the low-side MOSFET . For normal synchronous operation, this pin is connect[...]

  • Pagina 34

    External Component Selection 2-14 2.2 External Component Selection This section shows the procedure used in designing and selecting the power stage components to meet the performance parameters shown in T able 1–2 for the example circuit shown in Figure 1–3. 2.2.1 Duty Cycle Estimate An estimate of the duty cycle is used frequently in the follo[...]

  • Pagina 35

    External Component Selection 2-15 Design Procedure performance in response to fast load transients encountered when supplying power to current- and next-generation microprocessors. A secondary consideration is the switching frequency resulting from the output filter component values. This section discusses important considerations when selecting/de[...]

  • Pagina 36

    External Component Selection 2-16 for the particular application. In addition, the capacitor(s) must have an ample ripple current rating to handle the applied ripple current. This ripple current is dependent on the ripple current in the output inductance that is calculated in the next section. The RMS current in the output capacitance is calculated[...]

  • Pagina 37

    External Component Selection 2-17 Design Procedure V L + L I TRAN  t å L v V L I TRAN  t Where: V L = the voltage applied across the output inductor , I TRAN = the magnitude of the load step, and ∆ t = the desired response time. For a load step from light load to heavy load, the voltage applied across the inductor can be assumed to be V I [...]

  • Pagina 38

    External Component Selection 2-18 Figure 2–6. Output Ripple V oltage Detail (a) Current waveform through output capacitor (b) Voltage waveform across ideal capacitor with initial value at beginning of high-side MOSFET on-time V C +  I t 2 2 Co D Ts –  I t 2 Co High-side MOSFET ON High-side MOSFET OFF V C +  I t 2 Co –  I t 2 2 Co [...]

  • Pagina 39

    External Component Selection 2-19 Design Procedure Peak to peak value of the inductor current ∆ I is given by the following equation:  I + V I –I o ǒ R DS ( on ) ) R L Ǔ –V O L D Ts (1) Where: V I =the input voltage V O = the output voltage T s = the switching period D + V O ) Io ǒ R DS ( on ) ) R L Ǔ V I is the duty cycle which is def[...]

  • Pagina 40

    External Component Selection 2-20 of power losses and additional voltage drops through non-ideal components. Equation (4) should be sufficiently accurate for the first frequency estimate at the beginning of a design. 2.2.5 Power MOSFET Selection The TPS56xx is designed to drive N-channel power MOSFET s in a synchronous rectifier configuration. The [...]

  • Pagina 41

    3-1 T est Results T est Results This chapter shows the test setups used, and the test results obtained, in designing the SL VP1 1 1–1 14 EVMS. T opic Page 3.1 T est Summary 3–2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3.2 T est Setup 3–5 . . . . . . . . . . . . . . . . . . . . . . . . . .[...]

  • Pagina 42

    T est Summary 3-2 3.1 T est Summary The detailed test results and waveforms are presented in Figures 3–2 to 3–10 for the SL VP1 1 1, Figures 3–1 1 to 3–19 for the SL VP1 12, Figures 3–20 to 3–28 for the SL VP1 13 and Figures 3–29 to 3–37 for the SL VP1 14. The following are summarized results. 3.1.1 Static Line and Load Regulation T[...]

  • Pagina 43

    T est Summary 3-3 T est Results in a linear fashion. There is no discernable overshoot in the waveforms. In this application, output voltage rise time is set to approximately 9 mS with an external capacitor . Although the EVMs have been tested with a very short Vcc rise time, (see Figures 3–26 and 3–35) it is recommended to keep the rise time o[...]

  • Pagina 44

    T est Summary 3-4 3.1.8 Conclusion The test results of the SL VP1 1 1/1 12/1 13/1 14 EVMs demonstrate the advantages of TPS56xx controllers to meet stringent supply requirements to power supplies, especially for powering DSPs and microprocessors. The power system designer has a good solution to optimize system for his particular application. Detail[...]

  • Pagina 45

    T est Setup 3-5 T est Results 3.2 T est Setup Follow these steps for initial power up of the SL VP1 12: 1) Connect an electronic load from V out to PwrGND (J1-15, -16, -17, -18 to J1-1 1, -12, -13, -14) adjusted to draw approximately 1 A at 2.5 V . The exact current is not critical; any nominal current is sufficient. A fixed resistor can also be us[...]

  • Pagina 46

    T est Setup 3-6 Figure 3–1. T est Setup 5V Power Supply + – Load + – 12-V Power Supply + –[...]

  • Pagina 47

    T est Results 3-7 T est Results 3.3 T est Results Figures 3–2 to 3–102 show test results for the SL VP1 1 1. Figure 3–2. SL VP1 1 1 Measured Load Regulation 3.295 3.29 3.285 01 23 4 5 6 – V 3.3 SL VP1 1 1 MEASURED LOAD REGULA TION 3.305 V O I O – A Vin = 5.5 V Vin = 5 V Vin = 4.5 V Figure 3–3. SL VP1 1 1Measured Efficiency 88 86 84 82 1[...]

  • Pagina 48

    T est Results 3-8 Figure 3–4. SL VP1 1 1Measured Power Dissipation 1.5 1 0.5 0 01 2 3 4 5 6 Ploss – W 2 SL VP1 1 1 MEASURED POWER DISSIP A TION 2.5 Vin = 4.5 V Vin = 5 V Vin = 5.5 V I O – A Figure 3–5. SL VP1 1 1Measured Switching Frequency Vin = 4.5 V Vin = 5 V Vin = 5.5 V 125 100 75 50 01 23 45 6 Frequency – kHz 150 175 SL VP1 1 1 MEASU[...]

  • Pagina 49

    T est Results 3-9 T est Results Figure 3–6. SL VP1 1 1 Measured Switching W aveforms C3 Pk–Pk 50.8 mV C3 Frequency 130.088 kHz Low Signal Amplitude C4 Max 5.20 V C4 + Duty 70.4% V DS Q2 2 V/div V O 20 mV/div 2.5 µ s/div Figure 3–7. SL VP1 1 1Measured Start-Up (INHIBIT) Waveforms C3 Pk–Pk 3.36 V C3 Rise 7.500 ms Low Signal Amplitude C3 + Ov[...]

  • Pagina 50

    T est Results 3-10 Figure 3–8. SL VP1 1 1 Measured Start-Up (V CC ) Waveforms C3 Pk–Pk 3.36 V C3 Rise 7.300 ms Low Signal Amplitude C3 + Over 2.5% V O 2 V/div V CC (12 V) 5 V/div UVLO Threshold 2.5 ms/div Figure 3–9. SL VP1 1 1Measured Start-Up (V IN ) Waveforms C3 Pk–Pk 3.52 V C3 Rise 8.540 ms Low Signal Amplitude C3 + Over 2.4% V O 2 V/di[...]

  • Pagina 51

    T est Results 3-1 1 T est Results Figure 3–10. SL VP1 1 1 Measured Load T ransient Waveforms C3 Pk–Pk 208 mV C2 High 6.5 V V O 100 mV/div 6.5 A I O 5 A/div 2.5 µ s/div Figure 3–1 1. SL VP1 12 Measured Load Regulation 2.5 2.495 01 2 3 4 5 6 2.505 SL VP1 12 MEASURED LOAD REGULA TION 2.51 I O – A – V V O Vin = 5.5 V V in = 5 V Vin = 4.5 V[...]

  • Pagina 52

    T est Results 3-12 Figure 3–12. SL VP1 12 Measured Efficiency SL VP1 1 1 MEASURED EFFICIENCY Vin = 5.5 V Vin = 4.5 V Vin = 5 V 84 82 80 78 12 3 4 5 6 Eficiency – % 86 88 90 I O – A Figure 3–13. SL VP1 12 Measured Power Dissipation 01 2 3 4 5 6 I O – A Vin = 5.5 V Vin = 4.5 V 1.5 1 0.5 0 Ploss – W 2 SL VP1 1 1 MEASURED POWER DISSIP A TIO[...]

  • Pagina 53

    T est Results 3-13 T est Results Figure 3–14. SL VP1 12 Measured Switching Frequency 225 200 175 150 0 1 234 5 6 Frequency – kHz 250 275 SL VP1 12 MEASURED SWITCHING FREQUENCY 300 Vin = 5.5 V Vin = 4.5 V Vin = 5 V I O – A Figure 3–15. SL VP1 12 Measured Switching Waveforms C3 Pk–Pk 43.2 mV C3 Frequency 218.800 kHz Low Signal Amplitude C4 [...]

  • Pagina 54

    T est Results 3-14 Figure 3–16. SL VP1 12 Measured Start-Up (INHIBIT) Waveforms C3 Pk–Pk 2.64 V C3 Rise 7.885 ms C3 + Over 3.2% V O 1 V/div INHIBIT 1 V/div 2.5 m s/div Figure 3–17. SL VP1 12 Measured Start-Up (V CC ) Waveforms C3 Pk–Pk 2.56 V C3 Rise 7.995 ms C3 + Over 3.3% V O 2 V/div V CC (12 V) 5 V/div UVLO Threshold 2.5 m s/div[...]

  • Pagina 55

    T est Results 3-15 T est Results Figure 3–18. SL VP1 12 Measured Start-Up (V IN ) Waveforms C3 Pk–Pk 2.60 V C3 Rise 7.635 ms C3 + Over 3.2% V O 1 V/div V IN (5 V) 1 V/div 2.5 m s/div Figure 3–19. SL VP1 12 Measured Load T ransient W aveforms C3 Pk–Pk 200 mV C2 High 7.00 V V O 100 mV/div I O 2 A/div 5 A 25 µ s/div[...]

  • Pagina 56

    T est Results 3-16 Figure 3–20. SL VP1 13 Measured Load Regulation Vin = 5.5 V Vin = 4.5 V Vin = 5 V 1.8 1.7975 1.795 01 2 3 4 5 6 1.8025 SL VP1 13 MEASURED LOAD REGULA TION 1.805 I O – A – V V O Figure 3–21. SL VP1 13 Measured Efficiency 80 78 76 72 1 2 345 6 Efficiency – % 82 86 SL VP1 13 MEASURED EFFICIENCY 88 84 74 I O – A Vin = 5.5[...]

  • Pagina 57

    T est Results 3-17 T est Results Figure 3–22. SL VP1 13 Measured Power Dissipation 01 2 3 4 5 6 I O – A Vin = 5.5 V Vin = 4.5 V Ploss – W SL VP1 13 MEASURED POWER DISSIP A TION Vin = 5 V 1.5 1 0.5 0 2 2.5 Figure 3–23. SL VP1 13 Measured Switching Frequency 01 23 4 56 Frequency – kHz SL VP1 13 MEASURED SWITCHING FREQUENCY Vin = 5.5 V Vin =[...]

  • Pagina 58

    T est Results 3-18 Figure 3–24. SL VP1 13 Measured Switching Waveforms C3 Pk–Pk 34.8 mV C3 Frequency 285.52 kHz Low Signal Amplitude C5 Max 5.80 V V O 20 mV/div V DS Q2 2 V/div C4 + Duty 40.4% 1 µ s/div Figure 3–25. SL VP1 13 Measured Start-Up (INHIBIT) Waveforms C3 Pk–Pk 1.88 V C3 Rise 7.360 ms Low Signal Amplitude C3 + Over 2.3% V O 1 V/[...]

  • Pagina 59

    T est Results 3-19 T est Results Figure 3–26. SL VP1 13 Measured Start-Up (V CC ) Waveforms C3 Pk–Pk 1.84 V C3 Rise 7.195 ms Low Signal Amplitude C3 + Over 2.3% V O 2 V/div V CC (12 V) 5 V/div 2.5 m s/div Figure 3–27. SL VP1 13 Measured Start-Up (V IN ) Waveforms C3 Pk–Pk 1.88 V C3 Rise 8.300 ms Low Signal Amplitude C3 + Over 2.2% V O 1 V/d[...]

  • Pagina 60

    T est Results 3-20 Figure 3–28. SL VP1 13 Measured Load T ransient W aveforms C3 Pk–Pk 1 12 mV C2 High 3.64 V V O 100 mV/div I O 5 A/div 3.6 A 25 µ s/div Figure 3–29. SL VP1 14 Measured Load Regulation Vin = 5.5 V Vin = 4.5 V Vin = 5 V 1.496 1.494 1.492 1.49 0123 4 5 6 1.497 1.499 SL VP1 14 MEASURED LOAD REGULA TION 1.5 1.498 1.495 1.493 1.4[...]

  • Pagina 61

    T est Results 3-21 T est Results Figure 3–30. SL VP1 14 Measured Efficiency Vin = 5.5 V Vin = 4.5 V I O – A Vin = 5 V 77 73 69 65 12 3 4 5 6 Efficiency – % 81 83 SL VP1 14 MEASURED EFFICIENCY 85 79 75 71 67 Figure 3–31. SL VP1 14 Measured Power Dissipation Vin = 5.5 V Vin = 4.5 V I O – A Vin = 5 V 1 0.5 0 0 1 23 45 6 Ploss – W 1.5 2 SL [...]

  • Pagina 62

    T est Results 3-22 Figure 3–32. SL VP1 14 Measured Switching Frequency Frequency – kHz Vin = 5.5 V Vin = 4.5 V Vin = 5 V I O – A 325 300 250 200 01 2 34 5 6 350 375 SL VP1 14 MEASURED SWITCHING FREQUENCY 400 275 225 Figure 3–33. SL VP1 14 Measured Switching Waveforms C3 Pk–Pk 30.8 mV C3 Frequency 337.82 kHz Low Signal Amplitude C4 Max 7.4[...]

  • Pagina 63

    T est Results 3-23 T est Results Figure 3–34. SL VP1 14 Measured Start-Up (INHIBIT) Waveforms C3 Pk–Pk 1.56 V C3 Rise 6.990 ms Low Signal Amplitude C3 + Over 2.8% V O 1 V/div INHIBIT 1 V/div 2.5 m s/div Figure 3–35. SL VP1 14 Measured Start-Up (V CC ) Waveforms C3 Pk–Pk 1.56 V C3 Rise 7.090 ms Low Signal Amplitude C3 + Over 2.8% V O 1 V/div[...]

  • Pagina 64

    T est Results 3-24 Figure 3–36. SL VP1 14 Measured Start-Up (V IN ) Waveforms C3 Pk–Pk 1.56 V C3 Rise 7.07 ms Low Signal Amplitude C3 + Over 2.7% V O 1 V/div V IN (5 V) 1 V/div 2.5 m s/div Figure 3–37. SL VP1 14 Measured Load T ransient W aveforms C3 Pk–Pk 108 mV C2 High 3.08 V V O 50 mV/div I O 2 A/div 3 A 25 µ s/div[...]